SchemaHD 4+

Yasuaki Iwasaki

Diseñada para iPad

    • Gratis
    • Ofrece compras dentro de la app

Capturas de pantalla del iPad

Descripción

FPGAs can dynamically generate logic circuits by means of configuration bit streams generated by languages such as Verilog and VHDL.
The generated logic circuit cannot be changed by communication data.
Therefore, it is very safe and cannot be attacked by hacking, which is a problem with CPUs, to execute arbitrary commands.
In addition, the generated logic circuits are all running simultaneously, so the highest performance parallel processing is being performed.
It can also generate logic circuits using configuration bitstreams at very high speed.
Most of the processing that can be done by the CPU can be done by the FPGA alone.
With advanced security and the highest performace, FPGAs are the perfect device for the modern age.
However, it takes a lot of effort to learn languages such as Verilog and VHDL.
There are other methods such as high-level synthesis from C/C++, but they require a lot of adjustments such as #pragma, and do not maximize the capabilities of the FPGA.
Schematics, not programming languages, are needed to maximize the capabilities of FPGAs and to further improve developer productivity.
Schematics allow you to grasp the whole picture at a glance, and can perfectly represent parallel processing.

SchemaHD is to draw a circuit diagram of a logic circuit, and it's possible to do generation of Verilog HDL and a simulation.
A made circuit diagram can be used by a different circuit diagram immediately.
You can also install wiring easily by touch operation.
A concept of interface is adopted as a terminal, so something structured of a AXI bus can also be used.
A terminal it's also possible to distinguish sound argument reason, negative logic and characteristic wiring of a clock and a reset by interface, and which is different in interface, they don't seem able to connect, it is.
You can input and output as a JSON file, so the made circuit diagram and interface are also capable of cooperation with other application.
Verilog HDL generated from a circuit diagram contains a comment of a terminal name and an instance name, so it's capable of the correspondence which is at the time of problem occurrence.
A network connection isn't needed, so it's also effective in information leak prevention.
A simple simulation is offered in the present, but it's expected to enhance it early.

Novedades

Versión 1.2.2

Bug Fix: The wheel shape of the picker, such as part selection, and the area to be tapped are now different.

Privacidad de la app

El desarrollador (Yasuaki Iwasaki) indicó que, entre las prácticas de privacidad de la app, pueden incluirse el manejo de datos que se describe a continuación. Para obtener detalles, consulta la política de privacidad del desarrollador.

No se recopilan datos

El desarrollador no recopila ningún dato en esta app.

Las prácticas de privacidad pueden variar; por ejemplo, según tu edad o las funciones que uses. Obtén detalles

Quizás te interese

DeusO Pro Audio Widgets
Para desarrolladores
L* C++ (Lite Edition)
Para desarrolladores
Foxglove WebSocket Bridge
Para desarrolladores
Stardust world-scale AR
Para desarrolladores
Xnettool
Para desarrolladores
GooseCode
Para desarrolladores